

## Agenda

- Qualitative Comparison of Matrix Instructions
- Challenges of RVV on Matrix Operations
- SW Scalability/Portability Support
- Efficient Tiling using VRF Load/Stores
- Preliminary Results
- Conclusion





#### Qualitative Comparison for Matrix Instructions

| Proposal                                  | Performance                                                                                              | Power                                                                      | Area                                          | Program<br>Model                                    |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------|
|                                           | <ul><li>FU Utilization-rate</li><li>Memory Bandwidth</li><li>Diverse Metrics</li></ul>                   | <ul><li>Context Switch Overhead</li><li>Data Exchange Efficiency</li></ul> | <ul><li>RF Storage</li><li>R/W port</li></ul> | <ul><li>Scalability</li><li>VLEN Agnostic</li></ul> |
| Integrated VRF <sup>‡</sup> Today's focus | <ul><li>✓ Efficient IO scheme</li><li>✓ High Utilization-rate</li><li>✓ High Compute-Mem Ratio</li></ul> | ✓ Low Dissipation                                                          | ✓ Low                                         | ✓ Yes                                               |
| Hybrid <sup>△</sup> Watching              | <ul><li>✓ Seamless Scalable</li><li>✓ Outer-Product Support</li><li>✓ Transpose/Column Access</li></ul>  | Medium                                                                     | Medium                                        | ✓ Yes                                               |
| Attached Facility†  Watching              | <ul><li>✓ Better Physical Implementation</li><li>✓ Data Compression support</li></ul>                    | Extra Dissipation                                                          | • High                                        | ✓ Yes                                               |

<sup>†:</sup>Independent Matrix Register: T-head, Streaming Computing





<sup>‡:</sup>Reuse Vector Register: Andes AMM, SiFive Intelligence (not disclosed)

<sup>△:</sup>Additional Matrix Register: ARM SME

#### Challenges of RVV on Matrix Operations

- Computational Capacity Challenges
  - Constrained computing power based on vector-product/reduced-sum
- I/O Efficiency of Tiling VRF
  - load/store instruction struggles for forming matrix tiles
  - permute/slide instruction overheads for reshaping
- Data Reuse/Locality
  - Inner product exhibits poor memory bandwidth requirements
- SW Scalability
  - Tiling/widening present porting difficulties cross diverse VLENs
- Boundary/Tail Handling
  - Legacy vl csr is inadequate for managing matrix/tensor boundaries





#### Andes Custom Extension (ACE) on RVV



#### I/O Efficiency of Tiling VRF

- Leverage Standard RVV instructions:
  - load/store:
    - ◆ Linear load/store → vl/se<eew>.v
    - ◆ Constant stride load/store → vl/s**s**e<eew>.v
    - ◆ Segment load → vl/sseg<nf>e<eew>.v
  - permutation:
    - ◆ Vector slide(up/down) → vslideup/down.v





#### RVV Overheads of Forming Matrix Tile(1)

- Pseudo Code demonstration for linear-load + Slide to form an 8x8 INT8 Matrix Tile
  - Take Example of VLEN 512, Feature Map/Weight format INT8

```
:linear vload to 8 VRFs
vle8.v v0, (base), vl
vle8.v v1, (base+K), vl
vle8.v v2, (base+K*2), v1
vle8.v v3, (base+K*3), vl
vle8.v v4, (base+K*4), vl
vle8.v v5, (base+K*5), vl
vle8.v v6, (base+K*6), vl
vle8.v v7, (base+K*7), vl
;vslideup/down to merge vt in multi-cycle permutations
vslideup.vx va,v0,0,vm ;va[i]=v0[i]
vslideup.vx va, v1, 8, vm ; va[i+8]=v1[i]
vslideup.vx va, v2, 16, vm ; va[i+16]=v2[i]
vslideup.vx va, v3, 24, vm ; va[i+24]=v3[i]
vslideup.vx va, v4, 32, vm; va[i+32]=v4[i]
vslideup.vx va, v5, 40, vm; va[i+40]=v5[i]
vslideup.vx va, v6, 48, vm ; va[i+48]=v6[i]
vslideup.vx va, v7, 56, vm; va[i+56]=v7[i]
```

- (1)  $xT\uparrow(L2\$hit) + 8*yT\uparrow slide (multi-cycle perm.) ~ at least > (x+8y)T for 1st va load$
- (2) 2<sup>nd</sup> va load: 8\*yT↑slide (multi-cycle perm.) ~ 8yT for 2<sup>nd</sup> va permutation





x+2y+0 x+2y+1 x+2y+2 x+2y+3 x+2y+4 x+2y+5 x+2y+6 x+2y+7 x+2y+8 x+2y+9

x+4y+0 x+4y+1 x+4y+2 x+4y+3 x+4y+4 x+4y+5 x+4y+6 x+4y+7 x+4y+8 x+4y+9 ···

x+5y+0 x+5y+1 x+5y+2 x+5y+3 x+5y+4 x+5y+5 x+5y+6 x+5y+7 x+5y+8 x+5y+9 ··
x+6y+0 x+6y+1 x+6y+2 x+6y+3 x+6y+4 x+6y+5 x+6y+6 x+6y+7 x+6y+8 x+6y+9 ··

x+8y+0 x+8y+1 x+8y+2 x+8y+3 x+8y+4 x+8y+5 x+8y+6 x+8y+7 x+8y+8 x+8y+9

x+9y+0 x+9y+1 x+9y+2 x+9y+3 x+9y+4 x+9y+5 x+9y+6 x+9y+7 x+9y+8 x+9y+9 ···

x+10y+0 x+10y+1 x+10y+2 x+10y+3 x+10y+4 x+10y+5 x+10y+6 x+10y+7 x+10y+8 x+10y+9 ··· x+11y+0 x+11y+1 x+11y+2 x+11y+3 x+11y+4 x+11y+5 x+11y+6 x+11y+7 x+11y+8 x+11y+9 ···

x+12y+0 x+12y+1 x+12y+2 x+12y+3 x+12y+4 x+12y+5 x+12y+6 x+12y+7 x+12y+8 x+12y+9 ···
x+13y+0 x+13y+1 x+13y+2 x+13y+3 x+13y+4 x+13y+5 x+13y+7 x+13y+7 x+13y+8 x+13y+9 ···

Main Memory

x+14y+0 x+14y+1 x+14y+2 x+14

x+15y+0 x+15y+1 x+15y+2 x+15

x+2v+6 x+3v+6 x+4v-

#### RVV Overheads of Forming Matrix Tile(2)

- Example latencies of forming sub-matrix tiles using RVV
  - Assume VLEN 512 and Input Feature Map is in INT8

| Tiling Shape                  | 1 <sup>st</sup> vload | Seq. vload<br>(permutation) | U-rate<br>(GeMM 128x128) |
|-------------------------------|-----------------------|-----------------------------|--------------------------|
| 2x32                          | >9*T                  | >6*T                        |                          |
| 8x8<br>(Linear w/o Transpose) | >27*T                 | >24*T                       | < 22%                    |

\*Note: Private L2 cache hit latency takes 3 cycles \*Note: Permutation Instruction takes 3 cycles





#### Andes Custom Streaming Port (ASP) on RVV



Efficient Tiling Load Store Access through Andes Streaming Port (ASP) to break the RVV load/store bottleneck:

- Pre-fetching
- Forming Tiles
- Sub-Matrix Re-shaping (Transpose)





#### SW Scalability Challenges

- Tile Shape and Widening need reprograming when platform changes
  - E.g. int8 feature map/weight → accumulator widened to int32



#### SW Scalability Innovations

- Achieve SW Portability by incorporating following innovations
  - Scalability management for vector registers
  - Diverse tile shape support using hybrid inner/outer products
  - Flexible matrix multiplication unit for versatile programs
- amm vd, vb, va, imm
  - vd = va.px/py \* vb
  - portions managed by imm argument





## A Proposed Scalable Programming Model(1)



#### A Proposed Scalable Programming Model(2)

```
; E.g. VLEN 512, INT8 IFM/Weight Tiling
segs = VLEN >> exp(seg size)
loopm:
 loopn:
 vand vc,0x0
    loopk:
      asp vload va, [mem]
      loop portion:
        asp vload vb, [mem]
        amm vc, vb, va, portion
      loop loop portion
    loop loopk
 vquan vc
  loop loopn
loop loopm
```



## A Proposed Optimal Programming Model (1)





Enhanced MAC Utilization-rate and Compute-Mem Ratio

#### A Proposed Optimal Programming Model (2)

```
; E.g. VLEN 512, INT8 IFM/Weight Tiling
loopm:
                                + Compute bound : MAC utilization-rate 1
  loopn:
                                + Compute-mem: Low memory bandwidth requirement \_
  vand vd0-vd3,0x0
    loopk:
       asp vload va, [mem]
       asp vload vb, [mem]
       amm vd0, vb, va, p0; va[portion 0]
       amm vd1, vb, va, p1; va [portion 1]
       amm vd2, vb, va, p2; va[portion 2]
              vd3, vb, va, p3; va[portion 3]
       amm
    loop loopk
                            "Baseline operations" to be capsulated as a Macro/Builtins
    vquan vd0-vd3
                              VLEN(stride/portion size)
  loop loopn
                              VSRC1/2 w/ Memory Addr
loop loopm
                              VDST
```



## Preliminary Results of Reduced Memory Bandwidth





#### Preliminary Results for GeMM

#### Scenario: GeMM 128x128 \* 128x128

| Architecture<br>(VLEN/DLEN/AMM 512/512/512) | Speed-up | U-rate(%) |
|---------------------------------------------|----------|-----------|
| Std. RVV (libvec)                           | 1x       | ~15%      |
| AMM (optimal w/o unroll)                    | ~3.3x    | ~39%      |
| AMM (optimal w/ unroll)                     | ~6.9x    | ~82%      |





#### Conclusion

- Assessing Std. RVV on Matrix Operation, Including:
  - SW Scalability/Portability cross Diverse Platforms
  - Memory Bandwidth Requirements
  - Load/Store Performance Bottlenecks
  - Challenges on Matrix boundary handling
- Integrated-Vector Register Files with Customized Matrix Extension ISA is Briefly Summarized
- Preliminary Results Demonstrate Significant Performance Improvement
- A Reference Arch. and Preliminary Results for RISC-V M-ext. TG.







# Follow Andes, Find Latest Trends







